# Chapter 3 Combinational Logic Design

M. Morris Mano, Charles R. Kime. (2015). Logic and computer design fundamentals (5th ed.). Pearson.

#### Contents

- 1. Combinational Functional Blocks
- 2. Rudimentary Logic Functions
- 3. Decoding
- 4. Encoding
- 5. Selecting

#### Contents

- 6. Iterative Combinational Circuits
- 7. Binary Adders
- 8. Binary Subtraction
- 9. Binary Adder-Subtractor

#### 1. Combinational Functional Blocks

- Corresponding to each of the functions is a combinational circuit implementation called a *functional block*.
- In the past, functional blocks were packaged as small-scale-integrated (SSI), medium-scale integrated (MSI), and large-scale-integrated (LSI) circuits.
- Today, they are often simply implemented within a verylarge-scale-integrated (VLSI) circuit.

# 2. Rudimentary Logic Functions

- Functions of a single variable X
  - Four different functions are possible

#### ■ TABLE 3-1

#### **Functions of One Variable**

| X | $\mathbf{F} = 0$ | $\mathbf{F} = \mathbf{X}$ | $\mathbf{F}=\overline{\mathbf{X}}$ | F = 1           |
|---|------------------|---------------------------|------------------------------------|-----------------|
| 0 | 0                | 0                         | 1                                  | 1               |
| 1 | 0                | 1                         | 0                                  | 1               |
|   | Value<br>fixing  | Transferring              | Inverting                          | Value<br>fixing |









#### FIGURE 3-7

Implementation of Functions of a Single Variable X

# Multiple-bit Rudimentary Functions

- Multiple-bit functions as vectors of single-bit functions
- We can order the four functions with  $F_3$  as the most significant bit and  $F_0$  the least significant bit, providing the vector  $F = (F_3, F_2, F_1, F_0)$ .
  - Suppose that F consists of rudimentary functions  $F_3 = 0$ ,  $F_2 = 1$ ,  $F_1 = A$ , and  $F_0 = \overline{A}$ . Then we can write F as the vector  $(0, 1, A, \overline{A})$ .



A wide line is used to represent a bus which is a vector signal.

(d)

## Multiple-bit Rudimentary Functions

- In (b) of the example,  $F = (F_3, F_2, F_1, F_0)$  is a bus.
- The bus can be split into individual bits as shown in (b)
- <u>Sets of bits</u> can be split from the bus as shown in (c) for bits 2 and 1 of *F*.
- The sets of bits need not be continuous as shown in (d) for bits 3, 1, and 0 of *F*.



■ FIGURE 3-8
Implementation of Multibit Rudimentary Functions

## Enabling

- Enabling permits an input signal to pass through to an output.
- Disabling blocks an input signal from passing through to an output, replacing it with a fixed value.
  - The value on the output when it is disable can be Hi-Z, 0, or 1. (disabled value)



Figure (a): Disabled value is 0

If EN is 1, the input X reaches the output (enabled).

If EN is 0 (disabled), the output is fixed at 0.

☐ **FIGURE 3-10** Enabling Circuits

Figure (b): Disabled value is 1

If EN is 1, the input X reaches the output (enabled).

If EN is 0 (disabled), the output is fixed at 1.

# Enabling

- Example 3-5. Car Electrical Control using Enabling
  - The problem: In most automobiles, the lights, radio, and power windows operate only if the ignition switch is turned on. In this case, the ignition switch acts as an "enabling" signal. Suppose that we model this automotive subsystem using the following variables and definitions:
  - Input Switches (inputs)
    - Ignition switch IG: Value 0 if off and value 1 if on
    - Light switch LS: Value 0 if off and value 1 if on
    - Radio switch RS: Value 0 if off and value 1 if on
    - Power window switch WS: Value 0 if off and value 1 if on
  - Accessory Control (outputs)
    - Lights L: Value 0 if off and value 1 if on
    - Radio R: Value 0 if off and value 1 if on
    - Power windows W: Value 0 if off and value 1 if on

| <b>TABLE 3-3</b>       |                 |                    |
|------------------------|-----------------|--------------------|
| <b>Truth Table For</b> | <b>Enabling</b> | <b>Application</b> |

| Input<br>Switches |    |    |    |   | cess |    |
|-------------------|----|----|----|---|------|----|
| IS                | LS | RS | ws | L | R    | W  |
| 0                 | Χ  | Χ  | Χ  | 0 | 0    | 0  |
| 1                 | 0  | 0  | 0  | 0 | 0    | 0  |
| 1                 | 0  | 0  | 1  | 0 | 0    | 1  |
| 1                 | 0  | 1  | 0  | 0 | 1    | 0  |
| 1                 | 0  | 1  | 1  | 0 | 1    | 1  |
| 1                 | 1  | 0  | 0  | 1 | 0    | 0  |
| 1                 | 1  | 0  | 1  | 1 | 0    | 1  |
| 1                 | 1  | 1  | 0  | 1 | 1    | 0  |
| 1                 | 1  | 1  | 1  | 1 | 1    | 91 |

### 3. Decoding

- Decoding is the conversion of an n-bit input code to an m-bit output code with  $n \le m \le 2^n$ , such that each valid input code word produces **a unique output code**.
- Circuits that perform decoding are called decoders.
- 1-to-2-Line Decoder



### 3. Decoding

#### 2-to-4-Line Decoder





Note that the 2-4-line decoder made up of 2 1-to-2-line decoders and 4 AND gates.

# 3. Decoding

#### 3-to-8-Line Decoder

| A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | D <sub>0</sub> | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | D <sub>4</sub> | D <sub>5</sub> | D <sub>6</sub> | D <sub>7</sub> |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| 0              | 0              | 1              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              |
| 0              | 1              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              |
| 0              | 1              | 1              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              |
| 1              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              |
| 1              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              |
| 1              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              |
| 1              | 1              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              |



## Decoder and Enabling Combinations

- See truth table below for function
  - Note use of X's to denote both 0 and 1
  - Combination containing two X's represent four binary combinations
- Alternatively, can be viewed as distributing value of signal EN to 1 of 4 outputs
  - In this case, called a demultiplexer





# Structural Verilog Description of 2-to-4-Line Decoder



# Dataflow Verilog Description of 2-to-4-Line Decoder



#### Decoder-Based Combinational Circuits

- Since any Boolean function can be expressed as a sum of minterms, one can use a decoder to generate the minterms and combine them with an external OR gate to form a sum-of-minterms implementation.
- In this way, any combinational circuit with n inputs and m outputs can be implemented with an n-to- $2^n$ -line decoder and m OR gates.

#### Decoder-Based Combinational Circuits

• For example: Decoder and Or-gate implementation of a

Binary Adder Bit

■ TABLE 3-4
Truth Table for 1-Bit Binary Adder

| X | Υ | z | С | s |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 |



**☐ FIGURE 3-21** 

Implementing a Binary Adder Using a Decoder

## 4. Encoding

- An encoder is a digital function that performs the inverse operation of a decoder.
- An encoder has  $2^n$  (or fewer) input lines and n output lines. The output lines generate the binary code corresponding to the input value.

## 4. Encoding

• An example of an encoder is the octal-to-binary encoder.

□ TABLE 3-5
 Truth Table for Octal-to-Binary Encoder

| Inputs         |       |       |       |       |       |                |       | Output         | s                     |            |
|----------------|-------|-------|-------|-------|-------|----------------|-------|----------------|-----------------------|------------|
| D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | D <sub>1</sub> | $D_0$ | A <sub>2</sub> | <b>A</b> <sub>1</sub> | <b>A</b> 0 |
| 0              | 0     | 0     | 0     | 0     | 0     | 0              | 1     | 0              | 0                     | 0          |
| 0              | 0     | 0     | 0     | 0     | 0     | 1              | 0     | 0              | 0                     | 1          |
| 0              | 0     | 0     | 0     | 0     | 1     | 0              | 0     | 0              | 1                     | 0          |
| 0              | 0     | 0     | 0     | 1     | 0     | 0              | 0     | 0              | 1                     | 1          |
| 0              | 0     | 0     | 1     | 0     | 0     | 0              | 0     | 1              | 0                     | 0          |
| 0              | 0     | 1     | 0     | 0     | 0     | 0              | 0     | 1              | 0                     | 1          |
| 0              | 1     | 0     | 0     | 0     | 0     | 0              | 0     | 1              | 1                     | 0          |
| 1              | 0     | 0     | 0     | 0     | 0     | 0              | 0     | 1              | 1                     | 1          |

$$A_0 = D_1 + D_3 + D_5 + D_7$$

$$A_1 = D_2 + D_3 + D_6 + D_7$$

$$A_2 = D_4 + D_5 + D_6 + D_7$$

# Priority Encoder

- A priority encoder is a combinational circuit that implements a priority function.
- The operation of the priority encoder is such that if two or more inputs are equal to 1 at the same time, the input having the highest priority takes precedence.
- The valid output designated by V is set to 1 only when one or more of the inputs are equal to 1.

■ TABLE 3-6 Truth Table of Priority Encoder

|                | lı    | nputs          |                |                       | Outputs        | 6 |
|----------------|-------|----------------|----------------|-----------------------|----------------|---|
| D <sub>3</sub> | $D_2$ | D <sub>1</sub> | D <sub>0</sub> | <b>A</b> <sub>1</sub> | A <sub>0</sub> | V |
| 0              | 0     | 0              | 0              | Х                     | Х              | 0 |
| 0              | 0     | 0              | 1              | 0                     | 0              | 1 |
| 0              | 0     | 1              | X              | 0                     | 1              | 1 |
| 0              | 1     | Χ              | X              | 1                     | 0              | 1 |
| 1              | Χ     | Χ              | Χ              | 1                     | 1              | 1 |

Among the 1s that appear, it selects the **most significant input position**.

## 5. Selecting

- Selecting of data or information is a critical function in digital systems and computers
- Circuits that perform selecting have:
  - A set of information inputs from which the selection is made
  - A single output
  - A set of control lines for making the selection
- Logic circuits that perform selecting are called *multiplexer*. Selecting can also be done by three-state logic or transmission gates.

## Multiplexers

- A multiplexer is a combinational circuit that selects binary information from one of many input lines and directs the information to a single output line.
- The selection of a particular input line is controlled by a set of input variables, called *selection inputs*.
- Normally, there are  $2^n$  input lines and n selection inputs whose bit combinations determine which input is selected.

## 2-to-1-Line Multiplexer

- The single selection variable S has two values: (n = 1)
  - S = 0 selects input  $I_0$
  - S = 1 selects input  $I_1$
- The equation:

$$Y = \overline{SI_0} + SI_1$$





## 2-to-1-Line Multiplexer

- The single selection variable S has two values: (n = 1)
  - S = 0 selects input  $I_0$
  - S = 1 selects input  $I_1$
- The equation:

$$Y = \overline{SI}_0 + SI_1$$





## 2<sup>n</sup>-to-1-Line Multiplexer

- In general, for an  $2^n$ -to-1-line multiplexer:
  - *n*-to-2<sup>*n*</sup>-line decoder
  - 2<sup>n</sup> x 2 AND-OR

## 4-to-1-Line Multiplexer

- 2-to-2<sup>2</sup>-line decoder
- $2^2 \times 2$  AND-OR



# Structural Verilog Description for a 4-to-1-Line Multiplexer: Structural Verilog



```
// 4-to-1-Line Multiplexer: Structural Verilog Descripti
// (See Figure 3-25 for logic diagram)
module multiplexer_4_to_1_st_v(S, I, Y);
  input [1:0] S;
  input [3:0] I;
  output Y;
  wire [1:0] not_S;
  wire [0:3] D, N;
not
    gn0(not_S[0], S[0]),
    gn1(not_S[1], S[1]);
and
  g0(D[0], not_S[1], not_S[0]),
  g1(D[1], not_S[1], S[0]),
  g2(D[2], S[1], not_S[0]),
  g3(D[3], S[1], S[0]);
  g0(N[0], D[0], I[0]),
  gl(N[1], D[1], I[1]),
  g2(N[2], D[2], I[2]),
  g3(N[3], D[3], I[3]);
or go(Y, N[0], N[1], N[2], N[3]);
```

27

# Dataflow Verilog Description for a 4-to-1-Line Multiplexer



#### 6. Iterative Combinational Circuits

- Arithmetic functions
  - Operate on binary vectors
  - Use the same subfunction in each bit position
- Can design functional block for subfunction and repeat to obtain functional block for overall function
  - Cell subfunction block
  - Iterative array a array of interconnected cells
- An iterative array can be in a single dimension (1D) or multiple dimensions

#### 6. Iterative Combinational Circuits



FIGURE 3-39
Block Diagram of an Iterative Circuit

### 6. Binary Adders

- Half-Adder (HA) is an arithmetic circuit that generates the sum of two binary digits.
  - The circuit has two inputs and two outputs.
- Full-Adder (FA) is a combinational circuit that forms the arithmetic sum of three input bits.
  - The circuit has three inputs and two outputs.
- Ripple Carry Adder, an iterative array to perform binary addition.

#### Half Adder

- A half adder is an arithmetic circuit that generates the sum of two binary digits. The circuit has two inputs and two outputs.
  - We assign the symbols X and Y to the two inputs and S (for "sum") and C (for "carry") to the outputs.

#### Half Adder

X

0

0

1

1

 $\mathbf{C}\mathbf{S}$ 

+ 0

+ 1

+ 0

01

+ 1

00 01

10



$$S = \overline{X}Y + X\overline{Y} = X \oplus Y$$
$$C = XY$$

#### **☐** FIGURE 3-40

Logic Diagram of Half Adder

#### ■ TABLE 3-11 Truth Table of Half Adder

| Inputs |   | Out | puts |
|--------|---|-----|------|
| Х      | Υ | С   | S    |
| 0      | 0 | 0   | 0    |
| 0      | 1 | 0   | 1    |
| 1      | 0 | 0   | 1    |
| 1      | 1 | 1   | 0    |

|   | S | \ | 1 |
|---|---|---|---|
|   | 3 | 0 | 1 |
|   | 0 |   | 1 |
| X | 1 | 1 |   |

|   | $\mathcal{L}$ | \ | 1 |
|---|---------------|---|---|
|   | •             | 0 | 1 |
| V | 0             |   |   |
| X | 1             |   | 1 |

#### Full Adder

A full adder is similar to a half adder, but includes a carry-in bit from lower stages. Like the half-adder, it computes a sum bit, S and a carry bit, C.
 Z
 0
 0

• For a carry-in Z of 0

• For a carry-in Z of 1

34

#### Full Adder

Z 0 0

$$+Y$$
  $+0$   $+1$   $+0$   $+1$ 

$$X \qquad 0 \qquad 0 \qquad 1$$

$$+Y$$
  $+0$   $+1$   $+0$   $+1$ 

#### C S 10 10

#### **☐ TABLE 3-12 Truth Table of Full Adder**

| Inputs |   |   | Out | puts |
|--------|---|---|-----|------|
| X      | Υ | Z | С   | S    |
| _      |   |   | 0   |      |

| 0 | 0 | 0 |  |
|---|---|---|--|
| 0 | 0 | 1 |  |
| 0 | 1 | 0 |  |
| Ω | 1 | 1 |  |

| 0 | 1 | 1 |
|---|---|---|
| 1 | 0 | 0 |
| 1 | 0 | 1 |

| 1 | O | 1 |
|---|---|---|
| 1 | 1 | 0 |
| 1 | 1 | 1 |

| 1 | U | U |  |
|---|---|---|--|
| 1 | 0 | 1 |  |
| 1 | 1 | 0 |  |
| 1 | 1 | 1 |  |
|   |   |   |  |
|   |   |   |  |

| Outputs |
|---------|
|---------|

| С | S |  |
|---|---|--|
| 0 | 0 |  |
| 0 | 1 |  |
| 0 | 1 |  |
| 1 | 0 |  |
| 0 | 1 |  |
| 1 | 0 |  |

|             |   | YZ |    |    |    |
|-------------|---|----|----|----|----|
| •           | ) | 00 | 01 | 11 | 10 |
| <b>&gt;</b> | 0 |    | 1  |    | 1  |
| X           | 1 | 1  |    | 1  |    |

| С |          | YZ |    |    |    |
|---|----------|----|----|----|----|
|   | <b>,</b> | 00 | 01 | 11 | 10 |
|   | 0        |    |    | 1  |    |
| ^ | 1        |    | 1  | 1  | 1  |





$$S = \overline{X}\overline{Y}Z + \overline{X}Y\overline{Z} + X\overline{Y}\overline{Z} + XYZ$$
$$= X \oplus Y \oplus Z$$

$$C = XY + XZ + YZ$$

$$= XY + Z(X\overline{Y} + \overline{X}Y)$$

$$= XY + Z(X \oplus Y)$$
35

# Binary Ripple Carry Adder

- Example: 4-bit ripple carry adder
  - A four-bit Ripple Carry Adder made from four 1-bit Full Adders



| Description | Subscript 3 2 1 0 | Name             |
|-------------|-------------------|------------------|
| Carry In    | 0110              | $C_{i}$          |
| Augend      | 1011              | $A_i$            |
| Addend      | 0011              | $\mathbf{B_{i}}$ |
| Sum         | 1110              | $S_{i}$          |
| Carry out   | 0011              | $C_{i+1}$        |

Input carry
Augend A
Addend B
Sum S
Output carry







# 8. Binary Subtraction

- Unsigned numbers are all positive integers including zero.
- M N
  - 1. Subtract the subtrahend N from the minuend M; result is n bits
  - 2. If no end borrow occurs, then  $M \ge N$ , and the result is a non-negative number and correct.
  - 3. If an end borrow occurs, then N > M, and the difference  $M N + 2^n$ , is subtracted from  $2^n$ , and a minus sign is appended to the result.
- Subtraction of a binary number from  $2^n$  to obtain an n-digit result is called taking the 2s complement of the number. So in step 3, we are taking the 2s complement of the difference  $M N + 2^n$ .

### 8. Binary Subtraction

#### End Borrow

### Complements

- There are two types of complements for each base-r system: the radix complement, and the diminished radix complement.
- Diminished Radix Complement of N
  - (r-1)'s complement for radix r
  - 1's complement for radix 2
  - Defined as  $(r^n 1) N$ 
    - Obtained by complementing each individual bit (bitwise NOT).
- Radix Complement
  - r's complement for radix r
  - 2's complement in binary
  - Defined as  $r^n N$ 
    - Is the 1's complement plus 1, a fact that can be used in designing hardware

#### Unsigned Subtraction with 2's Complement

- The subtraction of two *n*-digit unsigned numbers, *M N*, in binary can be done as follows:
  - 1. Add the 2s complement of the subtrahend N to the minuend M. This performs  $M + (2^n N) = M N + 2^n$ .
  - 2. If  $M \ge N$ , the sum produces an end carry,  $2^n$ . Discard the end carry, leaving result M N.
  - 3. If M < N, the sum does not produce an end carry, since it is equal to  $2^n$  (N M), the 2s complement of N M. Perform a correction, taking the 2s complement of the sum and placing a minus sign in front to obtain the result (N M).

#### Unsigned Subtraction with 2's Complement

• Find 01010100<sub>2</sub> - 01000011<sub>2</sub>

 The carry of 1 indicates that no correction of the result is required.

#### Unsigned Subtraction with 2's Complement

• Find 01000011<sub>2</sub> - 01010100<sub>2</sub>

```
Carry 0
01000011 01000011
- 01010100 2's complement + 10101100
11101111 2's complement 00010001
```

- The carry of 0 indicates that a correction of the result is required.
- The result: -00010001

# Signed Integers

- Positive numbers and zero can be represented by unsigned n-digit, radix r numbers.
   We need a representation for negative numbers.
- To represent a sign (+ or -) we need exactly one more bit of information (1 binary digit gives  $2^1 = 2$  elements which is exactly what is needed).
- Since computers use binary numbers, by convention, the most significant bit is interpreted as a sign bit:

```
• s a_{n-2} \dots a_2 a_1 a_0
where:
s = 0 for Positive numbers
s = 1 for Negative numbers
and a_i = 0 or 1 represent the magnitude in some form.
```

# Signed Integers

- **Signed-Magnitude** here the n 1 digits are interpreted as a positive magnitude.
- **Signed-Complement** here the digits are interpreted as the rest of the complement of the number. There are two possibilities here:
  - Signed 1's Complement
    - Uses 1's Complement Arithmetic
  - Signed 2's Complement
    - Uses 2's Complement Arithmetic

### Signed Integers

- r = 2, n = 3
- We need a sign bit with 2's complements to distinguish between positive and negative numbers.

| Number | Sign-Mag. | 2's Comp. |
|--------|-----------|-----------|
| +3     | 011       | 011       |
| +2     | 010       | 010       |
| +1     | 001       | 001       |
| +0     | 000       | 000       |
| -0     | 100       |           |
| -1     | 101       | 111       |
| -2     | 110       | 110       |
| -3     | 111       | 101       |
| -4     |           | 100       |

### Signed 2's Complement Arithmetic

#### Addition:

- 1. Add the numbers including the sign bits, discarding a carry out of the sign bits
- 2. If the sign bits were the same for both numbers and the sign of the result is different, an overflow has occurred.
  - 3. The sign of the result is computed in step 1.
- Subtraction:
  - Take the 2's complement of the subtrahend (including the sign bit) and **add** it to the minuend (including the sign bit). A carry out of the sign bit position is discarded.

# Signed 2's Complement Arithmetic

• Example 2: 1101 (-3) 
$$-0011$$
 (+3)  $-0011$  (+3)  $-0011$  (-3)  $-0011$  (-6)

#### 2's Complement Adder/Subtractor

- Subtraction can be done by addition of the 2's complement.
  - 1. Complement each bit (1's Complement.)
  - 2. Add 1 to the result.
- The circuit shown computes A + B and A B:
  - For S = 1, subtract, the 2's complement of B is formed by using XORs to form the 1's comp and adding the 1 applied to C0.
  - For S = 0, add, B is passed through unchanged



#### Overflow Detection

- Overflow occurs if n + 1 bits are required to contain the result from an n-bit addition or subtraction
- Unsigned numbers
  - When two unsigned numbers are added, an overflow is detected from the end carry out of the most significant position. In unsigned subtraction, the magnitude of the result is always equal to or smaller than the larger of the original numbers, making overflow impossible.
- Signed Numbers
  - Overflow can occur for:
    - Addition of two operands with the same sign
    - Subtraction of operands with different signs

#### Overflow Detection

• Examples: 8-bit signed numbers

|          | Carries: | 01       |          | Carries: | 10       |
|----------|----------|----------|----------|----------|----------|
| Overflow | +70      | 01000110 | Overflow | -70      | 10111010 |
|          | _+80     | 01010000 | Overnow  | 80       | 10110000 |
|          | +150     | 10010110 |          | -150     | 01101010 |

 An overflow condition can be detected by observing the carry into the sign bit position and the carry out of the sign bit position. If these two carries are not equal, an overflow has occurred.

If V = 0 after a signed addition or subtraction, it indicates that no overflow has occurred and the result is correct. If V = 1, then an overflow has occurred.



□ FIGURE 3-46 Overflow Detection Logic for Addition and Subtraction

# Verilog HDL Models of Adders



Behavioral Verilog for a 4-Bit Ripple Carry

Adder

- The + represents addition and the {} represents an operation called concatenation.
- The operation + performed on wire data types is unsigned.
- Concatenation combines two signals into a single signal having its number of bits equal to the sum of the number of bits in the original signals.

10

11

In the example, {C4,S} represents the signal vector
 C4 S[3] S[2] S[1] S[0]

```
with 1 + 4 = 5 signals.
```

 Note that C4, which appears on the left in the concatenation expression, appears on the left in the signal listing

adder 4 b v.v

module adder\_4\_b\_v(A, B, CO, S, C4);

assign  $\{C4, S\} = A + B + C0;$ 

input[3:0] A, B;

output[3:0] S;

input CO:

output C4;

endmodu le

// 4-bit Adder: Behavioral Verilog Description